April 1999

# FDN361AN

# FAIRCHILD

SEMICONDUCTOR TM

# FDN361AN N-Channel, Logic Level, PowerTrench<sup>™</sup>

#### **General Description**

This N-Channel Logic Level MOSFET is produced using Fairchild Semiconductor's PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance.

### Applications

- DC/DC converter
- Load switch
- Motor drives



### Features

• 1.8 A, 30 V. 
$$R_{DS(on)} = 0.100 \text{ W} @ V_{GS} = 10 \text{ V}$$
  
 $R_{DS(on)} = 0.150 \text{ W} @ V_{GS} = 4.5 \text{ V}.$ 

- Low gate charge (2.1nC typical).
- Fast switching speed.
- High performance trench technology for extremely low R<sub>DS(on)</sub>.
- High power version of industry standard SOT-23 package. Identical pin out to SOT-23 with 30% higher power handling capability.



#### SuperSOT<sup>™</sup>-3

#### Absolute Maximum Ratings TA=25°C unless otherwise noted

| Symbol           | Parameter                                        |           | FDN361AN    | Units |
|------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub> | Drain-Source Voltage                             |           | 30          | V     |
| V <sub>GSS</sub> | Gate-Source Voltage - Continuous                 |           | <u>+</u> 20 | V     |
| ID               | Drain Current - Continuous                       | (Note 1a) | 1.8         | А     |
|                  | - Pulsed                                         |           | 8           |       |
| PD               | Power Dissipation for Single Operation           | (Note 1a) | 0.5         | W     |
|                  |                                                  | (Note 1b) | 0.46        |       |
| TJ, Tsta         | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

## Thermal Characteristics

| R <sub>θJA</sub>  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 250 | °C/W |
|-------------------|-----------------------------------------|-----------|-----|------|
| R <sub>θ</sub> JC | Thermal Resistance, Junction-to-Case    | (Note 1)  | 75  | °C/W |

## Package Marking and Ordering Information

| Device Marking | Device      | Reel Size | Tape width | Quantity   |  |
|----------------|-------------|-----------|------------|------------|--|
| 361            | FDN361AN 7" |           | 8mm        | 3000 units |  |
|                |             |           |            |            |  |

ã 1998 Fairchild Semiconductor Corporation

| Symbol                  | Parameter                                         | Test Conditions                                                     | Min | Тур                     | Max                 | Units      |
|-------------------------|---------------------------------------------------|---------------------------------------------------------------------|-----|-------------------------|---------------------|------------|
| Off Cha                 | racteristics                                      |                                                                     |     |                         |                     |            |
| BV <sub>DSS</sub>       | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 V, I_D = 250 \mu A$                                     | 30  |                         |                     | V          |
| BVoss<br>ATJ            | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu$ A, Referenced to 25°C                             |     | 24                      |                     | mV/∘C      |
| DSS                     | Zero Gate Voltage Drain Current                   | $V_{DS} = 24 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$               |     |                         | 1                   | μA         |
| I <sub>GSSF</sub>       | Gate-Body Leakage, Forward                        | $V_{GS} = 20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$               |     |                         | 100                 | nA         |
| I <sub>GSSR</sub>       | Gate-Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                      |     |                         | -100                | nA         |
| On Char                 | acteristics (Note 2)                              |                                                                     | -1  | 1                       |                     |            |
| V <sub>GS(th)</sub>     | Gate Threshold Voltage                            | $V_{\text{DS}} = V_{\text{GS}}, \ I_{\text{D}} = 250 \ \mu\text{A}$ | 1   | 1.8                     | 3                   | V          |
| <u>A</u> VGS(th)<br>∆TJ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu A$ , Referenced to 25°C                            |     | -4.2                    |                     | mV/∘C      |
| R <sub>DS(on)</sub>     | Static Drain-Source<br>On-Resistance              |                                                                     |     | 0.072<br>0.107<br>0.105 | 0.1<br>0.16<br>0.15 | Ω          |
| D(on)                   | On-State Drain Current                            | $V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$                       | 8   |                         |                     | Α          |
| GFS                     | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \text{ I}_{D} = 1.8 \text{ A}$              |     | 5                       |                     | S          |
| Dynami                  | c Characteristics                                 |                                                                     |     |                         |                     |            |
| liss                    | Input Capacitance                                 | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$  |     | 220                     |                     | pF         |
| Soss                    | Output Capacitance                                |                                                                     |     | 50                      |                     | pF         |
| rss                     | Reverse Transfer Capacitance                      |                                                                     |     | 20                      |                     | pF         |
| Switchir                | ng Characteristics (Note 2)                       |                                                                     |     |                         |                     |            |
| t <sub>d(on)</sub>      | Turn-On Delay Time                                | $V_{DD} = 15 V, I_D = 1 A,$                                         |     | 3                       | 6                   | ns         |
| t                       | Turn-On Rise Time                                 | $V_{GS}$ = 10 V, $R_{GEN}$ = 6.0 $\Omega$                           |     | 11                      | 22                  | ns         |
| t <sub>d(off)</sub>     | Turn-Off Delay Time                               |                                                                     |     | 7                       | 14                  | ns         |
| t <sub>f</sub>          | Turn-Off Fall Time                                |                                                                     |     | 3                       | 6                   | ns         |
| Qg                      | Total Gate Charge                                 | $V_{DS} = 15 \text{ V}, \text{ I}_{D} = 1.8 \text{ A},$             |     | 2.1                     | 4                   | nC         |
| Q <sub>gs</sub>         | Gate-Source Charge                                | $V_{GS} = 5 V$                                                      |     | 0.8                     |                     | nC         |
| Q <sub>gd</sub>         | Gate-Drain Charge                                 |                                                                     |     | 0.7                     |                     | nC         |
| Drain-So                | ource Diode Characteristics                       | and Maximum Ratings                                                 | -   | 1                       | 1                   | •          |
|                         | Mariana Cantinuan Daria Carr                      | Diada Forward Current                                               |     |                         | 0.42                | А          |
| ls                      | Maximum Continuous Drain-Source                   |                                                                     |     |                         | 0.42                | <i>/</i> ` |

R<sub>gJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>gJC</sub> is guaranteed by design while R<sub>gJA</sub> is determined by the user's board design.



a) 250 °C/W when mounted on a 0.02 in<sup>2</sup> pad of 2 oz. Cu.

b) 270 °C/W when mounted on a mininum pad.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\pm$  300 ms, Duty Cycle  $\pm$  2.0%





FDN361AN, Rev. C

# FDN361AN



August 1999, Rev. C



July 1999, Rev. C



#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST<sup>®</sup> FAST<sup>®</sup> FASTr<sup>TM</sup> GTO<sup>TM</sup> HiSeC<sup>TM</sup> ISOPLANAR™ MICROWIRE™ POP™ PowerTrench® QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TinyLogic™ UHC™ VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |